

#### **Product Overview**

The ASL6005 is a GaAs PHEMT MMIC Low Noise Amplifier (LNA) chip which operates from 8.5 to 10.5 GHz. The ASL6005 features extremely flat performance characteristics including 25 dB of small signal gain, 2.1 dB of noise figure, output IP3 of +26dBm and output P1dB of +14 dBm across the operating band. With a reflective power limiter, the ASL6005 has a power handling capacity of 7.5 W continues wave (CW) with a fast recovery time of 100 ns. Also, ASL6005 can be switched on/off with a digital voltage of 0/3.5 V. This versatile LNA is ideal for hybrid and MCM assemblies due to its compact size, consistent output power and DC blocked RF I/O's. All data is measured with the chip in a 50 Ohm test fixture connected via two 0.025 mm (1) mil) diameter bondwires of minimal length 0.51 mm (20 mil).

#### **Functional Block Diagram**



#### **Key Features**

- 1. Fully integrated, high performance balanced LNA with built-in limiter
- 2. Integrated DC blocking at RF input/output
- 3. Enable/Disable mode with digital signal
- 4. Bandwidth:  $8.5~\mathrm{GHz}$  to  $10.5~\mathrm{GHz}$
- 5. Power Gain: 25 dB  $\,$
- 6. 8 dB gain switching
- 7. Low Noise Figure: 2.1 dB  $\,$
- 8. High Output IP3:  $+26~\mathrm{dBm}$
- 9. Output P1dB: +14 dBm
- 10. Gain Flatness:  $\pm 0.2~\mathrm{dB}$  (over 9 to 11 GHz)
- 11. Power Handling: 7.5 W (CW), 15 W (Pulsed)
- 12. Fast Recovery Time:  ${<}100~{\rm ns}$
- 13. 50 Ohm Matched Input/output
- 14. Die Size:  $4.12 \ge 2.83 \ge 0.1 \ \mathrm{mm}$

#### Applications

- 1. Instrumentation
- 2. Point-to-point communication



# Absolute Maximum Rating

| Drain Bias Voltage (VDD)                   | +3.5 Vdc                      |
|--------------------------------------------|-------------------------------|
| Gate Bias Voltage (VSS)                    | -3.5 Vdc                      |
| RF Input Power (CW)(VDD = $+3.5$ Vdc)      | 39  dBm                       |
| RF Input Power (Pulsed)(VDD = $+3.5$ Vdc)  | 42  dBm                       |
| Channel Temperature                        | 175 °C                        |
| Continuous $Pdiss(T = 85 \ ^{\circ}C)$     | $0.55 \mathrm{W}$             |
| Thermal Resistance (channel to ground pad) | $55 \ ^{\circ}\mathrm{C/W}$   |
| Storage Temperature                        | -65 to +150 $^{\circ}{\rm C}$ |
| Operating Temperature                      | -40 to $+85$ °C               |



ELECTROSTATIC SENSITIVE DEVICE OBSERVE HANDLING PRECAUTIONS

#### **Electrical Specifications**

| Parameter                                | Min. | Typ.       | Max. | Units |
|------------------------------------------|------|------------|------|-------|
| Frequency Range                          | -    | 8.5 - 10.5 | -    | GHz   |
| Gain                                     | 25   | 25.5       | -    | dB    |
| Noise Figure                             | -    | 2.1        | 2.5  | dB    |
| Input Return Loss                        | 13   | 15         | -    | dB    |
| Output Return Loss                       | 13   | 15         | -    | dB    |
| Output Power for 1 dB Compression (P1dB) | -    | 14         | -    | dBm   |
| Saturated Output Power                   | -    | 16         | -    | dBm   |
| Output Third Order Intercept Point (IP3) | -    | 26         | -    | dBm   |
| Supply Current                           | -    | 95         | 100  | mA    |

Test conditions unless otherwise noted: TA=+25 °C, VDD=3.5 V, VSS=-2.5 V, EN=3.5 V, HL=3.5 V ID=95 mA, Z0=50  $\Omega$ 



## Typical Performance Curves – High Gain Mode

Test conditions unless otherwise noted:VDD=3.5 V, VSS=-2.5 V, EN=3.5 V, HL=3.5 V







## Typical Performance Curves – High Gain Mode

Test conditions unless otherwise noted:VDD=3.5 V, VSS=-2.5 V, EN=3.5 V, HL=3.5 V





## Typical Performance Curves – Low Gain Mode

Test conditions unless otherwise noted:VDD=3.5 V, VSS=-2.5 V, EN=3.5 V, HL=0 V







## Typical Performance Curves – Low Gain Mode

Test conditions unless otherwise noted:VDD=3.5 V, VSS=-2.5 V, EN=3.5 V, HL=0 V





#### Mechanical Information



NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS
- 2. DIE THICKNESS IS 100  $\mu\mathrm{m}$
- 3. TYPICAL BOND PAD IS  $0.01~\mathrm{mm2}$
- 4. BACKSIDE METALLIZATION: GOLD
- 5. BACKSIDE METAL IS GROUND
- 6. BOND PAD METALLIZATION: GOLD
- 7. NO CONNECTION REQUIRED FOR UNLABELED BOND PADS
- 8. Die Size: OVERALL DIE SIZE  $\pm 50~\mu\mathrm{m}$



## **Bond Pad Description**

| 2                       | RF-IN  | This pad is AC coupled and matched to 50 Ohms.                                                                                                              |
|-------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11                      | RF-OUT | This pad is AC coupled and matched to 50 Ohms.                                                                                                              |
| 1,3,10,12 Die<br>bottom | GND    | These pads & die bottom are $RF/DC$ ground. The die bottom must be connected to the $RF/DC$ ground. Other pads connections are optional.                    |
| 4,7,9,13,15,18          | VDD    | Positive Supply Voltage for the amplifier. External bypass capacitors of 220 pF are optional.                                                               |
| $5,\!17$                | VSS    | Negative Supply Voltage for the amplifier.                                                                                                                  |
| 6,16                    | EN     | This pad is for enabling/disabling of amplifier. (Active High) A digital signal $0/3.5$ V with minimum current of 2 mA. This pad is pulled down internally. |
| 8,14                    | HL     | This pad is for gain switching. For high gain and low gain $HL=3.5V$ and $HL=0V$ is needed, respectively. Floating pad is not allowed.                      |
| 19                      | HPR    | This pad is for an external 7.5-W 50 Ohms resistor. (For input RF power of 39 dBm CW).                                                                      |

#### Assembly Diagram





## Mounting and Bonding Techniques for Millimeter wave GaAs MMICs

The die should be attached directly to the ground plane eutectically or with conductive epoxy. 50 Ohm Microstrip transmission lines on 0.127mm (5 mil) thick alumina thin film substrates are recommended for bringing RF to and from the chip (Figure 1). If 0.254mm (10 mil) thick alumina thin film substrates must be used, the die should be raised 0.150mm (6 mils) so that the surface of the die is coplanar with the surface of the substrate. One way to accomplish this is to attach the 0.102mm (4 mil) thick die to a 0.150mm (6 mil) thick molybdenum heat spreader (moly-tab) which is then attached to the ground plane (Figure 2). Microstrip substrates should be brought as close to the die as possible in order to minimize bond wire length. Typical die-to-substrate spacing is 0.076mm (3 mils)



#### Handling Precautions

Follow these precautions to avoid permanent damage. **Storage:**All bare dies are placed in either Waffle or Gel based ESD protective containers, and then sealed in an ESD protective bag for shipment. Once the sealed ESD protective bag has been opened, all die should be stored in a dry nitrogen environment.

**Cleanliness:**Handle the chips in a clean environment. DO NOT attempt to clean the chip using liquid cleaning systems. Static Sensitivity: Follow ESD precautions to protect against  $>\pm$  250V ESD strikes.

**Transients:** Suppress instrument and bias supply transients while bias is applied. Use shielded signal and bias cables to minimize inductive pick-up.

**General Handling:**Handle the chip along the edges with a vacuum collet or with a sharp pair of bent tweezers.

The surface of the chip has fragile air bridges and should not be touched with vacuum collet, tweezers, or fingers.



#### Mounting

The chip is back-metallized and can be die mounted with AuSn eutectic preforms or with electrically conductive epoxy. The mounting surface should be clean and flat.

**Eutectic Die Attach:**A 80/20 gold tin preform is recommended with a work surface temperature of 255 °C and a tool temperature of 265 °C. When hot 90/10 nitrogen/hydrogen gas is applied, tool tip temperature should be 290 °C. DO NOT expose the chip to a temperature greater than 320 °C for more than 20 seconds. No more than 3 seconds of scrubbing should be required for attachment.

**Epoxy Die Attach:**Apply a minimum amount of epoxy to the mounting surface so that a thin epoxy fillet is observed around the perimeter of the chip once it is placed into position. Cure epoxy per the manufacturer's schedule.

#### Wire Bonding

Ball or wedge bond with 0.025 mm (1 mil) diameter pure gold wire is recommended. Thermosonic wirebonding with a nominal stage temperature of 150 °C and a ball bonding force of 40 to 50 grams or wedge bonding force of 18 to 22 grams is recommended. Use the minimum level of ultrasonic energy to achieve reliable wirebonds. Wirebonds should be started on the chip and terminated on the package or substrate. All bonds should be as short as possible <0.5 mm (20 mils).



# **Contact Information**

For the latest specifications, additional product information: Web: www.abba-semi.com Email: info@abba-semi.com